To build fast inexpensive artificial neural network hardware, a high-performance but compact synapse circuit is required. Digital implementations require large synapse circuits. Existing analog synapse designs are highly non-linear or require expensive fabrication processes. The proposal is to develop, simulate, layout, and fabricate a new linear synapse circuit during Phase I. The new linear synapse circuit is small, allows for on-chip learning, and uses standard CMOS bulk technology and so resulting neural network chips can be fabricated inexpensively by many vendors. The circuit density improvement could be more than 100 over existing circuit design.

Agency
National Science Foundation (NSF)
Institute
Division of Industrial Innovation and Partnerships (IIP)
Type
Standard Grant (Standard)
Application #
9160399
Program Officer
Ritchie B. Coryell
Project Start
Project End
Budget Start
1992-01-01
Budget End
1992-09-30
Support Year
Fiscal Year
1991
Total Cost
$49,894
Indirect Cost
Name
Tanner Research Incorporated
Department
Type
DUNS #
City
Pasadena
State
CA
Country
United States
Zip Code
91107