Multiple coefficient recoding techniques for implementing the hardware to multiply a single number of many multiplicands in parallel are investigated. Optimal techniques for recording and appropriate VLSI architectural realizations are considered. Automated layout tools that produce multiple-recoded arrays in VLSI are developed. The applicability of multiple coefficient recoding to several important signal processing operations, including FIR and IIR filtering, DFTs and matrix computations are also studied.

Project Start
Project End
Budget Start
1989-06-01
Budget End
1992-05-31
Support Year
Fiscal Year
1989
Total Cost
$63,119
Indirect Cost
Name
University of Illinois Urbana-Champaign
Department
Type
DUNS #
City
Champaign
State
IL
Country
United States
Zip Code
61820